# DigMe: Digital Microelectronics

 $Naoki\ Pross-{\tt naoki.pross@ost.ch}$ 

Fall Semester 2021

# Contents

| 1 | License                                                                                                                                                                                                                                                                          | i                                                                         |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| 2 | Introduction to SoC         2.1 Xilinx Zynq-7000 Family SoCs                                                                                                                                                                                                                     | <b>1</b><br>1                                                             |
| 3 | Design Flow                                                                                                                                                                                                                                                                      | 1                                                                         |
| 4 | Design constraints and static timing analysis (STA)         4.1       Physical constraints         4.2       Timing constraints         4.3       XDC file format         4.3.1       Specify properties         4.3.2       Create clocks         4.3.3       Add nonidealities | <b>1</b><br>1<br>1<br>1<br>1<br>2                                         |
| 5 | System level VHDL5.1Aliases5.2Generics5.3Generators5.4Functions and procedures5.5Arrays and records5.6Packages5.7Fixed point arithmetic5.7.1Mathematics5.7.2Manual implementation5.7.3With VHDL 2008 fixed_pkg5.8Block RAM                                                       | <b>2</b><br>2<br>2<br>2<br>2<br>2<br>2<br>3<br>3<br>3<br>3<br>3<br>3<br>4 |
| 6 | Intellectual Property (IP) Blocks                                                                                                                                                                                                                                                | 4                                                                         |
| 7 | Serial communication         7.1       Classification         7.2       Logic to physical signal conversion         7.3                                                                                                                                                          | <b>4</b><br>4<br>4                                                        |

# 1 License

This work is licensed under a Creative Commons "Attribution-NonCommercial-ShareAlike 4.0 International" license.



# 2 Introduction to SoC

A system on chip (SoC) is a "complete" system that includes

- a microprocessor, memory, peripherals and
- application specifici blocks (IP blocks).

SoCs can be made in FPGAs, which has the following advanteges:

- Shorter development cycles
- Lower development cost
- Lower total cost for low to medium volume
- More flexibility in operation (updates, etc.)

### 2.1 Xilinx Zynq-7000 Family SoCs

The Zynq-7000 AP SoC architecture consists of two major sections and some analog extensions. It has

- a Processing System (PS) with an ARM Cortex-A9 (up to 1 GHz),
- a Programmable Logic (PL), and
- an analog / mixed signal block with 2 12-bit ADCs at 1 MS/s.

The PL is built like and FPGA from the Xilinx Series 7 device. The PL is made of an array of blocks (CLB) and switch matrices. Each CLB has 2 slices, and each slice has 4 look up tables (LUT). Each LUT has 6 inputs / outputs, a carry logic, a multiplexer, and 8 flip-flops. Depending on the structure, up to 4 flip-flops can be used as latches.

# 3 Design Flow

# 4 Design constraints and static timing analysis (STA)

Synthesis and implementation tools can reduce VHDL code into a set of combinatoric and sequetial logic parts, but for the last step information about the hardware is required. Such information is given through the *constraints* defined through  $XDC^1$  or  $SDC^2$  files. Both file formats are mostly a set of TCL commands.

Constraints should be generally organized in three sections (or separate files):

- Physical constraints: described below, usually before timing.
- Timing assertions: primary clocks, virtual clocks, generated clocks, clock groups, input and output delay constraints.
- Timing exceptions: false paths, min / max delay, multicycle paths, case analysis, disable timing.

# 4.1 Physical constraints

Physical contraints include: I/O contraints, Netlist constraints, Placement constraints, Routing constraings. Physical constraints are usually given through the graphical user interface.

In the VIVADO IDE under the package view, multifunction pins display as part of the I/O bank they are contained in, and display with symbols representing their available functions. For example:

- Basic I/O pins display as gray circles by default.
- Clock capable pins display as *blue hexagons* by default.
- VREF, VRP, and VRN pins display with a *small* power icon by default.
- The remaining pins display with an asterisk (\*) and are not displayed by default.

#### 4.2 Timing constraints

$$t_{\rm slack} = T - t_{\rm arrival}$$

### 4.3 XDC file format

XDC files are basically a set of TCL commands. A command takes come arguments, and if the argument starts with a dash '-' it's an option. Curly brackets '{ }' are used to group things. Commands can be nested using square brackets '[]' (executes what is in the brackets and give it to the outer command). Comment lines start with a '#', long lines are extended with '\'.

#### 4.3.1 Specify properties

```
1 set_property \langle property \langle hw \langle \langle 2
2 [get_ports \langle pin \rangle]
1 set_property PACKAGE_PIN Y19 \langle 2
2 [get_ports x[1]]
3 set_property IOSTANDARD LVCMOS33 \langle 4
5 set_property PULLTYPE PULLUP \langle 6
5 [get_ports nreset]
```

#### 4.3.2 Create clocks

To create primary clocks, that is it enters the design through an input port or a gigabit transceiver output pin (clock recovery), the following command is used:

```
1 # rise and fall time in ns

2 create_clock -period \langle T \rangle \setminus

3 -name \langle name \rangle -waveform {\langle rise \rangle \langle fall \rangle} \setminus

4 [get_ports \langle pin \rangle]
```

It is also possible to create generated clocks, that are associated to a master (primary or another generated) clock. A generated clock may perform an operation on its master clock, examples are: period division or multiplication (or both) and phase shift. For example to divide and invert a clock sysclk:

<sup>&</sup>lt;sup>1</sup>Xilix Design Constraints, proprietary format.

<sup>&</sup>lt;sup>2</sup>Synopsys Design Contraints, industry standard.

```
1 create_generated_clock -name devclk \
2 -divide_by 2 -invert -master_clock \
3 -source [get_clocks sysclk] \
4 [get_pins out]
```

Virtual clocks, which do not physically exist, but may be useful as theoretical references or for testing, can be created by omitting the source argument for a primary clock:

1 create\_clock -name virtclk -period 10

#### 4.3.3 Add nonidealities

# 5 System level VHDL

### 5.1 Aliases

The goal is now to build re-usable intellectual property (IP) blocks with VHDL. For that we need to refresh some important features of the lanugage. The first of which are aliases.

```
1 signal data_bus:
2 std_logic_vector(31 downto 0);
3 alias first_nibble:
4 std_logic_vector(0 downto 3)
5 is data_bus(31 downto 28);
```

### 5.2 Generics

# 5.3 Generators

Another useful feature are generate statement, with the syntax that allows the instantiation of multiple components.

For example:

```
1 for i in 0 to 7 generate
2 x(i) <= a(i) xor b(7 - i);
3 end generate;</pre>
```

Or in a more realistic case, with components imported from elsewhere.

Listing 1: Example of generate with a component.

```
1 -- in architecture
2 bcd_to_sseg_inst_loop:
3 for i in 0 to nr_digits - 1 generate
    bcd_to_sseg_inst: component bcd_to_sseg
4
      port map(
5
6
        clk => clk,
7
        rst => rst,
8
        bcd => bcd_array(i),
9
        sseg => sseg_array(i)
10
      );
11 end generate;
```

where bcd\_array and sseg\_array are of course array types, and nr\_digits is a constant.

#### 5.4 Functions and procedures

Furthermore VHDL has functions that can be useful to avoid rewriting the same code. Function have multiple inputs and a signel output, are allowed to be called recursively, but cannot declare or assign signals, nor use wait statements.

```
1 function (name) ([list of arguments with type])
2 return (return type)
3 is
4 [declaration of variables]
5 begin
6 -- sequential statement (but not wait)
7 end function (name);
```

An example is a parity generator:

Listing 2: An odd parity generator function.

```
1 function pargen(avect: std_ulogic_vector)
2
    return std_ulogic
3 is
4
    variable po_var : std_logic;
5 begin
    po_var := '1';
6
    for i in avect'range loop
7
       if avect(i) = '1' then
8
        po_var := not po_var;
9
10
      end if:
    end loop;
11
12
    return po_var;
13 end function pargen;
```

In testbenches it is common to see procedures. They differ for function as they can have multiple inputs and *multiple output*. Because of this they in practice are usually not synthetizable. The syntax is similar to functions:

With *list of arguments with direction* it is meant an expression like a, b : in real; w : out real, similar to the arguments of port.

#### 5.5 Arrays and records

To efficiently use generate statement, such as in listing 1, we ned array types. Arrays types (fields) of other types are defined with the following syntax.

```
1 type (name) is array ((upper
limit) downto (lower limit)) of (base type);
```

For example to complete listing 1, we create 1 by 1 matrices.

```
1 constant nr_digits : integer := 3;
2 type bcd_array_type is
```

```
array (0 to nr_digits -1)
3
   of std_ulogic_vector(3 downto 0);
4
5 type bcd_array_type is
   array (0 to nr_digits -1)
6
   of std_ulogic_vector(6 downto 0);
7
```

While all arrays elements must have the same underlying type, *records* allow for different types to be combined together. For example:

```
1 type memory_access is record
    address : integer range 0 to
2
        \hookrightarrow address_max -1;
    mem_block : integer range 0 to 3;
3
    data : std_ulogic_vector(word_width -1
4
        \hookrightarrow downto 0);
5 end record;
```

### 5.6 Packages

To declare your own packges, the syntax is rather easy:

```
1 (library and / or use statements)
2 package \langle name \rangle is
    [declarations]
3
4 end package \langle package name \rangle;
```

And possibly in another file the implementation is give with:

```
1 package body \langle name \rangle is
    \langle list \ of \ definitions \rangle
3 end package body \langle name \rangle;
```

In practice it is common to see for example a configuration package, that contains all constants for the project. For example if we were to put the function pargen from listing 2 we could do:

```
1 package parity_helpers is
    constant nibble : integer;
2
3
    constant word : integer;
4
    function pargen(avect :
        \hookrightarrow std_ulogic_vector) return
        \hookrightarrow std_ulogic;
5 end package parity_helpers;
6
7 package body parity_helpers is
8
    -- functions
9
    function pargen(avect:
        \hookrightarrow std_ulogic_vector)
10
       return std_ulogic
11
    is ...same as listing 2 ...
    end function pargen;
     -- instantiation of variables
13
    constant nibble : integer := 4;
14
15
    constant word : integer := 8;
16 end package body parity_helpers;
```

And later use it with use work.parity\_helpers.all.

#### 5.7Fixed point arithmetic

#### 5.7.1 Mathematics

'bits'  $a_k \in \{0,1\}$  in front of powers of 2, so that an in-tion. To import it we simply add the following:

teger  $z \in \mathbb{N}_0$  is represented with n bits as

$$z = \sum_{k=0}^{n-1} a_k 2^k$$

Thus with n bits we can represent the integer range  $\{0, \ldots, 2^{k-1}\}$ . To expand this to negative integers we shift everything by  $2^k$  obtaining

$$z = -(2^{n-1})a_{n-1} + \sum_{k=0}^{n-2} a_k 2^k,$$

which allows for values in the asymmetric integer range  $\{-2^{n-1},\ldots,2^{n-1}-1\}$ . To further extend this to the rational numbers we add to the n integer bits, m fractional bits, such that

$$z = \sum_{k=-m}^{n-1} a_k 2^k.$$

This format is known as the Qn.m or Q(n,m) format. It is however not specified if the values are to be interpreted as signed or unsigned. For that there are: uQn.m for unsigned values which has range 0 to  $2^n$  - $2^{-m}$ , and sQn.m for signed values with range  $-2^{n-1}$  to  $2^{n-1} - 2^{-m}$  (same as previous but shifted by  $2^n$ ).

When doing calculations using Qn.m with different sizes, generally the following rules apply:

$$Q(n_1, m_1) + Q(n_2, m_2)$$
  
=  $Q(\max(n_1, n_2) + 1, \max(m_1, m_2))$   
 $Q(n_1, m_1) \cdot Q(n_2, m_2) = Q(n_1 + n_2, m_1 + m_2)$ 

There is an edge case for products between sQn.m numbers where we can save a bit using

$$Q_{s}(n_{1}, m_{1}) \cdot Q_{s}(n_{2}, m_{2})$$
  
=  $Q_{s}(n_{1} + n_{2} - 1, m_{1} + m_{2} + 1)$ 

#### 5.7.2 Manual implementation

To manually implement fixed point arithmetic in VHDL, we can use integer types by left shifting the numbers by the right amount. For example:

```
1 constant A : real = 2.5248;
2 -- to convert this into a uQ2.6 (8 bits)
3 -- we have to left shift by 2^{6}.
4 variable a_fix : unsigned(7 downto 0) :=
  to_unsigned(integer(2.0 ** 6 * A), 8);
5
6 -- Note that by keeping only 6 digits
7 -- the value is truncated down to 2.5156
```

#### 5.7.3 With VHDL 2008 fixed\_pkg

In VHDL 2008 there is a fixed point arithmetic library, which is unfortunately not completely standardized yet. It it not always optimum in terms of resource Recall that a binary number is represented using weights usage and speed because it guarantees overflow preven-

```
1 -- since VHDL 2008
2 library ieee;
3 use ieee.fixed_generic_pkg.all;
4 use ieee.fixed_float_types.all;
1 -- older versions
2 library ieee_proposed;
3 use ieee_proposed.fixed_pkg.all;
4 use ieee_proposed.fixed_float_types.all;
```

To represent uQn.m numbers the syntax is:

1 signal f : ufixed( $\langle n \rangle$  downto - $\langle m \rangle$ );

The minus sign implies that the values are after the comma. To write sQn.m numbers there is the type sfixed. Actually any range is valid, so it is possible to write:

1 signal f : ufixed(-2 downto -3);

Conversion operators to\_ufixed, to\_sfixed are available. To get back n and m the attributes 'high resp. 'low are available. Furthermore the library allows to control the behaviour of conversions and range limits, through arguments of to\_ufixed (or to\_sfixed).

- Overflow is controlled with overflow\_style set to fixed\_saturated (default, value cannot increase / decrease) or fixed\_wrap (over / underflow).
- Rounding can be controlled by setting roud\_style to fixed\_round (default) or fixed\_truncate.

#### 5.8 Block RAM

# 6 Intellectual Property (IP) Blocks

# 7 Serial communication

### 7.1 Classification

Serial communication protocols can be categorized by various criteria. From a network topology standpoint nodes can be connected as point to point (USART), star, bus (PCI), ring, mesh (IoT), fully connected, line, or tree. From a timing perspective a communication link can be either synchronos or asynchronous. The hardware interface can be serial or parallel. The communication can be On-Chip or Off-Chip. And finally, physically the electrical signal representing bits can be single ended, differential, voltage mode, or current mode.

Of the well known Open System Interconnect (OSI) model, which is composed of seven layers (from top to bottom): application, presentation, session, transport, network (packet), data-link (frame), physical (bit stream), in this course we will only care about the bottom 2, namely data-link and physical.

#### 7.2 Logic to physical signal conversion





Figure 1:

# 7.3