diff options
author | Nao Pross <naopross@thearcway.org> | 2017-05-19 16:14:00 +0200 |
---|---|---|
committer | Nao Pross <naopross@thearcway.org> | 2017-05-19 16:14:00 +0200 |
commit | f2418d7f5a9734590c4e0d3392886423b2e818a9 (patch) | |
tree | 8b1c928cee9f975b81b77135174610161e0120ab /hw/Project Logs for z80uPC | |
parent | wiring for 7 segment displays and traces for the remaining CPU signals (diff) | |
download | z80uPC-f2418d7f5a9734590c4e0d3392886423b2e818a9.tar.gz z80uPC-f2418d7f5a9734590c4e0d3392886423b2e818a9.zip |
finish wiring and add eurocard compliant standard holes
since there wasn't enough space (I should have added the holes before
beginning) there are only 4 holes instead of 6 (2 will be cut out
since the space is unused).
Diffstat (limited to '')
5 files changed, 33 insertions, 0 deletions
diff --git a/hw/Project Logs for z80uPC/BusViewer SCH ECO 19.05.2017 14-39-07.LOG b/hw/Project Logs for z80uPC/BusViewer SCH ECO 19.05.2017 14-39-07.LOG new file mode 100644 index 0000000..e69de29 --- /dev/null +++ b/hw/Project Logs for z80uPC/BusViewer SCH ECO 19.05.2017 14-39-07.LOG diff --git a/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 11-16-39.LOG b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 11-16-39.LOG new file mode 100644 index 0000000..dbe4382 --- /dev/null +++ b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 11-16-39.LOG @@ -0,0 +1,8 @@ +Added Component: Designator=J2(KLD-0202) +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Member To Class: ClassName=Peripherals Member=Component J2 PWR2.5 diff --git a/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 11-19-08.LOG b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 11-19-08.LOG new file mode 100644 index 0000000..82c44e3 --- /dev/null +++ b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 11-19-08.LOG @@ -0,0 +1,20 @@ +Added Component: Designator=J2(KLD-0202) +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=NetC11_2 Pin=J2-1 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=DB9-5 Pin=J2-2 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Pin To Net: NetName=NetJ2_3 Pin=J2-3 +Added Member To Class: ClassName=Peripherals Member=Component J2 PWR2.5 diff --git a/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 15-15-57.LOG b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 15-15-57.LOG new file mode 100644 index 0000000..1b7135b --- /dev/null +++ b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 15-15-57.LOG @@ -0,0 +1,4 @@ +Added Component: Designator=C24(RB7.6-15) +Added Pin To Net: NetName=NetC11_2 Pin=C24-1 +Added Pin To Net: NetName=DB9-5 Pin=C24-2 +Added Member To Class: ClassName=Peripherals Member=Component C24 Cap Pol1 diff --git a/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 15-17-08.LOG b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 15-17-08.LOG new file mode 100644 index 0000000..01a0856 --- /dev/null +++ b/hw/Project Logs for z80uPC/MainBoard PCB ECO 19.05.2017 15-17-08.LOG @@ -0,0 +1 @@ +Change Component Footprint: Designator=C24 Old Footprint=RB7.6-15 New Footprint=RB5-10.5 |