diff options
author | leleraffa97@hotmail.it <leleraffa97@hotmail.it> | 2017-05-02 18:02:06 +0200 |
---|---|---|
committer | leleraffa97@hotmail.it <leleraffa97@hotmail.it> | 2017-05-02 18:02:06 +0200 |
commit | 2b59b9528106aced551c85b5f93b28befd1e4b96 (patch) | |
tree | 270e634089f8cc3be68908e16fa4d601fd7703a4 /sw/cpld/ADDRESS_DECODER.lci | |
parent | Basic sys io setup (diff) | |
parent | fix for sdcc makefile (diff) | |
download | z80uPC-2b59b9528106aced551c85b5f93b28befd1e4b96.tar.gz z80uPC-2b59b9528106aced551c85b5f93b28befd1e4b96.zip |
Merge remote-tracking branch 'origin/naopross' into atlas
Diffstat (limited to 'sw/cpld/ADDRESS_DECODER.lci')
-rw-r--r-- | sw/cpld/ADDRESS_DECODER.lci | 107 |
1 files changed, 107 insertions, 0 deletions
diff --git a/sw/cpld/ADDRESS_DECODER.lci b/sw/cpld/ADDRESS_DECODER.lci new file mode 100644 index 0000000..47875d5 --- /dev/null +++ b/sw/cpld/ADDRESS_DECODER.lci @@ -0,0 +1,107 @@ + +[Device] +Family = M4A3; +PartNumber = M4A3-32/32-10JC; +Package = 44PLCC; +PartType = M4A3-32/32; +Speed = -10; +Operating_condition = COM; +Status = Production; + +[Revision] +Parent = m4a332.lci; +DATE = 2002; +TIME = 0:00:00; +Source_Format = Pure_VHDL; +Synthesis = Synplify; + +[Ignore Assignments] + +[Clear Assignments] + +[Backannotate Assignments] + +[Global Constraints] + +[Location Assignments] +layer = OFF; + +[Group Assignments] +layer = OFF; + +[Resource Reservations] +layer = OFF; + +[Fitter Report Format] + +[Power] + +[Source Constraint Option] + +[Fast Bypass] + +[OSM Bypass] + +[Input Registers] + +[Netlist/Delay Format] +NetList = VHDL; + +[IO Types] +layer = OFF; + +[Pullup] + +[Slewrate] + +[Region] + +[Timing Constraints] + +[HSI Attributes] + +[Input Delay] + +[opt global constraints list] + +[Explorer User Settings] + +[Pin attributes list] + +[global constraints list] + +[Global Constraints Process Update] + +[pin lock limitation] + +[LOCATION ASSIGNMENTS LIST] + +[RESOURCE RESERVATIONS LIST] + +[individual constraints list] + +[Attributes list setting] + +[Timing Analyzer] + +[PLL Assignments] + +[Dual Function Macrocell] + +[Explorer Results] + +[VHDL synplify constraints] + +[VHDL spectrum constraints] + +[verilog synplify constraints] + +[verilog spectrum constraints] + +[VHDL synplify constraints list] + +[VHDL spectrum constraints list] + +[verilog synplify constraints list] + +[verilog spectrum constraints list] |