From 141137dfe5bdc7400d5cc1ad388b670f9f2e9446 Mon Sep 17 00:00:00 2001 From: Nao Pross Date: Thu, 23 Nov 2017 14:34:55 +0100 Subject: update cpld files from VHDL dev machine and delete programmer code (unused) --- sw/cpld/address_decoder.mod | 58 +++++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 58 insertions(+) create mode 100755 sw/cpld/address_decoder.mod (limited to 'sw/cpld/address_decoder.mod') diff --git a/sw/cpld/address_decoder.mod b/sw/cpld/address_decoder.mod new file mode 100755 index 0000000..8724fa0 --- /dev/null +++ b/sw/cpld/address_decoder.mod @@ -0,0 +1,58 @@ +MODEL +MODEL_VERSION "1.0"; +DESIGN "address_decoder"; +DATE "Mon Nov 13 11:47:14 2017"; +VENDOR "Lattice Semiconductor Co. Ltd."; +PROGRAM "STAMP Model Generator"; + +/* port name and type */ +INPUT MMU_IN_2; +INPUT MMU_IN_3; +INPUT MMU_IN_4; +INPUT MMU_IN_5; +INPUT MMU_IN_6; +INPUT MMU_IN_7; +INPUT MMU_IN_8; +INPUT MMU_IN_9; +INPUT MMU_IN_10; +INPUT MMU_IN_11; +INPUT MMU_IN_12; +INPUT MMU_IN_13; +INPUT MMU_IN_14; +INPUT MMU_IN_15; +OUTPUT CSCTC; +OUTPUT CSPIO; +OUTPUT CSRAM; +OUTPUT CSROMH; +OUTPUT CSROML; +OUTPUT CSUART; +OUTPUT MMU_OUT_12; +OUTPUT MMU_OUT_13; +OUTPUT MMU_OUT_14; +OUTPUT MMU_OUT_15; + +/* timing arc definitions */ +MMU_IN_2_CSUART_delay: DELAY MMU_IN_2 CSUART; +MMU_IN_3_CSUART_delay: DELAY MMU_IN_3 CSUART; +MMU_IN_4_CSUART_delay: DELAY MMU_IN_4 CSUART; +MMU_IN_5_CSUART_delay: DELAY MMU_IN_5 CSUART; +MMU_IN_6_CSUART_delay: DELAY MMU_IN_6 CSUART; +MMU_IN_7_CSUART_delay: DELAY MMU_IN_7 CSUART; +MMU_IN_8_CSCTC_delay: DELAY MMU_IN_8 CSCTC; +MMU_IN_8_CSPIO_delay: DELAY MMU_IN_8 CSPIO; +MMU_IN_8_CSUART_delay: DELAY MMU_IN_8 CSUART; +MMU_IN_9_CSCTC_delay: DELAY MMU_IN_9 CSCTC; +MMU_IN_9_CSPIO_delay: DELAY MMU_IN_9 CSPIO; +MMU_IN_9_CSUART_delay: DELAY MMU_IN_9 CSUART; +MMU_IN_10_CSCTC_delay: DELAY MMU_IN_10 CSCTC; +MMU_IN_10_CSPIO_delay: DELAY MMU_IN_10 CSPIO; +MMU_IN_10_CSUART_delay: DELAY MMU_IN_10 CSUART; +MMU_IN_11_CSCTC_delay: DELAY MMU_IN_11 CSCTC; +MMU_IN_11_CSPIO_delay: DELAY MMU_IN_11 CSPIO; +MMU_IN_11_CSUART_delay: DELAY MMU_IN_11 CSUART; +MMU_IN_12_CSCTC_delay: DELAY MMU_IN_12 CSCTC; +MMU_IN_12_CSPIO_delay: DELAY MMU_IN_12 CSPIO; + +/* timing check arc definitions */ + +ENDMODEL -- cgit v1.2.1