blob: e4fea8195801b3ba0d9f99cb68a328f9b708c133 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
|
#-- Synopsys, Inc.
#-- Version I-2014.03LC
#-- Project file \\nas001\account_pif\_prossn\samb_3\lab3\projects\z80upc\sw\cpld_test\run_options.txt
#-- Written on Thu Jun 01 13:51:51 2017
#project files
add_file -vhdl -lib work "./cpld_test.vhd"
#implementation: "cpld_test"
impl -add cpld_test -type fpga
#device options
set_option -technology mach
set_option -part M4A5-32
set_option -package ""
set_option -speed_grade ""
set_option -part_companion ""
#compilation/mapping options
set_option -top_module "cpld_test"
# mapper_options
set_option -frequency 1
set_option -write_verilog 0
set_option -write_vhdl 0
set_option -srs_instrumentation 1
# Lattice ispMACH4000
set_option -maxfanin 20
set_option -RWCheckOnRam 1
set_option -maxterms 16
set_option -areadelay 0
set_option -disable_io_insertion 0
# sequential_optimization_options
set_option -symbolic_fsm_compiler 1
# Compiler Options
set_option -compiler_compatible 0
set_option -resource_sharing 1
# Compiler Options
set_option -auto_infer_blackbox 0
#automatic place and route (vendor) options
set_option -write_apr_constraint 1
#set result format/file last
project -result_file "./cpld_test.edi"
#set log file
set_option log_file "//nas001/account_pif/_prossn/samb_3/lab3/projects/z80upc/sw/cpld_test/cpld_test.srf"
impl -active "cpld_test"
|