summaryrefslogtreecommitdiffstats
path: root/hw-altium/History/MainSheet.~(79).SchDoc.Zip
diff options
context:
space:
mode:
authorNao Pross <naopross@thearcway.org>2017-05-18 14:44:25 +0200
committerNao Pross <naopross@thearcway.org>2017-05-18 14:44:25 +0200
commit8992f39ebcbf82fd02b246dcf8f8ed3a69f7b81b (patch)
tree598dcf9be6ab043fdf68649b588fd5a51bfc6c00 /hw-altium/History/MainSheet.~(79).SchDoc.Zip
parentwires from DB-9 and HDR5x2 connector to MAX214 (U7) and crystal for TL16C550 (diff)
downloadz80uPC-8992f39ebcbf82fd02b246dcf8f8ed3a69f7b81b.tar.gz
z80uPC-8992f39ebcbf82fd02b246dcf8f8ed3a69f7b81b.zip
wiring for P4 and P5 (I/O ports) and circuits for CLKs and RST
Diffstat (limited to 'hw-altium/History/MainSheet.~(79).SchDoc.Zip')
0 files changed, 0 insertions, 0 deletions