summaryrefslogtreecommitdiffstats
path: root/sw/cpld/address_decoder.nrp
blob: 6b40d3607d06f4f2a3ad168e93d559afb5f1ec3e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
ispDesignExpert 8.3.02.12_DE_HDL_BASE Copyright �, 1992-1999,
Lattice Semiconductor Corporation, All Rights Reserved

Output Files:
  Netlist File: address_decoder.vho
  Delay   File: address_decoder.sdf

Parsing C:\ISPTOOLS\ISPSYS/dat/sdf.mdl
Input file: c:\_prossn\cpld\address_decoder.tte
Reading library information ...
Mapping to combinational gates 
Mapping to netlist view.
Utilization Estimate
    Combinational Macros:         27
    Flip-Flop and Latch Macros:    0
    I/O Pads:                     24
Elapsed time: 1 seconds